Abstract: Addition is the more frequently used operation in an ALU. In this paper deals with the comparison of the VLSI design of the carry look-ahead adder (CLAA) based 32-bit signed and unsigned integer multiplier and the VLSI design of the carry select adder (CSLA) based 32-bit signed and unsigned integer multiplier. Multiplication is a fundamental operation in most signal processing algorithms. Multipliers have large area, long latency and consume considerable power. Therefore low-power multiplier design has been an important part in low-power VLSI system design. A system's performance is generally determined by the performance of the multiplier because the multiplier is generally the slowest element in the system. Furthermore, it is generally the most area consuming. Hence, optimizing the speed and area of the multiplier is a major design issue. Carry select adder is one of the fastest adders used in many applications to perform fast arithmetic functions. This work evaluates the performance of the proposed designs in terms of delay, speed (frequency) and memory. The CLAA based multiplier uses the delay time of 99ns for performing multiplication operation whereas in CSLA based multiplier also uses nearly the same delay time for multiplication operation. But the area needed for CLAA multiplier is reduced to 31% by the CSLA based multiplier to complete the multiplication operation. To remove the duplicate adder cells in the conventional CSLA, an area efficient SQRT CSLA is proposed by sharing Common Boolean Logic (CBL) term.

Keywords: CLAA, CSLA, CBLA, Delay, Area, Array Multiplier, VHDL Modeling & Simulation.

I. INTRODUCTION

Speed of operation is the most important constraint to be considered while designing multipliers. Due to device portability miniaturization of device should be high and power consumption should be low. High-speed data path logic systems are one of the most substantial areas of research in VLSI system design. In digital adders, the speed of addition is limited by the time required to propagate a carry through the adder. The sum for each bit position in an elementary adder is generated sequentially only after the previous bit position has been summed and a carry propagated into the next position. Ripple carry adders exhibit the most compact design but the slowest in speed. Whereas carry look ahead is the fastest one but consumes more area. Carry select adders act as a compromise between the two adders. A new concept of hybrid adders is presented to speed up addition process [11]. The CSLA is not area efficient because it uses multiple pairs of Ripple Carry Adders (RCA) to generate partial sum and carry by considering carry input Cin = 0and Cin = 0, then the final sum and carry are selected by the multiplexers (mux). In this project we are going to compare the performance of different adders implemented to the multipliers based on area and time needed for calculation. On comparison with the carry look-ahead adder (CLAA) based multiplier the area of calculation of the carry select adder (CSLA) based multiplier is smaller and better with nearly same delay time. Here we are dealing with the comparison in the bit range of \(n^*n\) (32*32) as input and \(2n\) (64) bit output. Multiplication is a mathematical operation that at its simplest is an abbreviated process of adding an integer a specified number of times.

Multiplication is the fundamental arithmetic operation important in several processors and digital signal processing systems. Multiplication of two k bit number needed multi operand addition process that can be realized in k cycles of shifting and addition with hardware, firmware or software. Multiplication based operations such as multiply and accumulate (MAC) and inner product are among some of the frequently used intensive arithmetic functions currently implemented in many digital signal processing (DSP) applications such as convolution, fast Fourier transform (FFT), filtering and in microprocessors in its arithmetic and logic unit. Portable multimedia and digital signal processing (DSP) systems, which typically require low power consumption, short design cycle, and flexible processing ability, have become increasingly popular over the past few years. As many multimedia and DSP applications are highly multiplication intensive so that the performance and power consumption of these systems are dominated by multipliers. Unfortunately, portable devices mostly operate with stand-alone batteries, but multipliers consumes large amount of power. Digital signal processing systems need
multiplication algorithms to implement DSP algorithms such as filtering where the multiplication algorithm is directly within the critical path. Along with signal processing applications, multimedia, and 3D graphics, performance, in most cases, strongly depends on the effectiveness of the hardware used for computing multiplications, since multiplication is, besides addition, massively used in these environments.

Consequently, it’s greatly imperative to develop power-efficient multipliers to compose a high-performance and low-power portable multi-media and DSP system. As the scale of integration keeps growing, more and more sophisticated signal processing systems are being implemented on a VLSI chip. These signal processing applications not only demand great computation capacity but also consume considerable amount of energy while speed and area remain to be the two major design tools. The higher speed results to enlarged power consumption, thus, low power architectures will be the choice of the future. The need for low-power VLSI system arises from two main forces. First, with the steady growth of operating frequency and processing capacity per chip, large currents have to be delivered and the heat due to large power consumption must be removed by proper cooling techniques. Second, battery life in portable electronic devices is limited. Low power design directly leads to prolonged operation time in these portable devices. This has given way to the growth of new circuit algorithms, with the plan of reducing the power consumption of multiplication algorithms with having high-speed structures and appropriate Performance. The multiplier is fairly large block of a computing system. The size of multiplier is directly proportional to the square of its resolution i.e. size of multiplier.

II. CLASSIFICATION OF MULTIPLIER
There are two kinds of multiplier as shown in fig. 1
- Serial multiplication algorithms
- Parallel multiplication algorithms

A. Multiplication of signed and unsigned number
Multiplication of unsigned numbers can be done by simple multiplication algorithm. If the sign of the multiplier and multiplicand are different, sign of the product is negative. The magnitude is multiplied in the same way as the unsigned numbers. If both are negative, the sign of the result is positive. The sign requirements are met by the general rule: the sign of the product id exclusive or of the sign of the number.

1. Adders
Addition is the most common and often used arithmetic operation on microprocessor, digital signal processor, especially digital computers. Also, it serves as a building block for synthesis all other arithmetic operations. Therefore, regarding the efficient implementation of an arithmetic unit, the binary adder structures become a very critical hardware unit. The first class consists of the very slow ripple-carry adder with the smallest area. In the second class, the carry-skip, carry-select adders with multiple levels have small area requirements and shortened computation times. From the third class, the carry-look ahead adder and from the fourth class, the parallel prefix adder represents the fastest addition schemes with the largest area complexities.

2. Ripple Carry Adders (RCA)
The well-known adder architecture, ripple carry adder is composed of cascaded full adders for n-bit adder, as shown in fig.4.1. It is constructed by cascading full adder blocks in series. The carry out of one stage is fed directly to the carry-in of the next stage. For an n-bit parallel adder it requires n full adders.

B. Carry Select Adders (CSLA)
The carry select adder comes in the category of conditional sum adder. Conditional sum adder works on some condition. Sum and carry are calculated by assuming input carry as 1 and 0 prior the input carry comes. When actual carry input arrives, the actual calculated values of sum and carry are selected using a multiplexer. The conventional carry select adder consists of k/2 bit adder for the lower half of the bits i.e. least significant bits and for the upper half i.e. most significant bits (MSB’s) two k/2 bit adders.

Fig.1. Classification of multipliers.

Fig.2. Carry Select Adder.
Design and Implementation of 32-Bit Unsigned Multiplier using CLAA and CSLA

In MSB adder’s one adder assumes carry input as one for performing addition and another assumes carry input as zero. The carry out calculated from the last stage i.e. least significant bit stage is used to select the actual calculated values of output carry and sum. The selection is done by using a multiplexer. This technique of dividing adder into stages increases the area utilization but addition operation fastens. It is composed of two four-bit ripple carry adders per section. Both sum and carry bits are calculated for the two alternatives of the input carry, „0” and „1”. The carry out of each section determines the carry in of the next section, which then selects the appropriate ripple carry adder. The very first section has a carry in of zero. Time delay: time to compute first section + time to select sum from subsequent sections.

C. Carry Look Ahead Adder

The carry look ahead adder (CLA) solves the carry delay problem by calculating the carry signals in advance, based on the input signals (fig 5). It is based on the fact that a carry signal will be generated in two cases:
1. When both bits \(a_i\) and \(b_i\) are 1,
2. When one of the two bits is 1 and the carry-in is 1

Thus we can write the above two equations can be written in terms of two new signals \(P_i\) and \(G_i\), which are shown in Fig.4. Let \(G_i\) be the carry generate function and \(P_i\) be the carry propagate function, Then we can rewrite the carry function as follows:

\[
G_i = a_i \cdot b_i.
\]

\[
P_i = (a_i \oplus b_i).
\]

\[
S_i = P_i \oplus C_i.
\]

\[
C_{i+1} = G_i + P_i \cdot C_i.
\]

D. Proposed Sqrt CSLA Using Common Boolean Logic

To remove the duplicate adder cells in the conventional CSLA, an area efficient SQRT CSLA is proposed by sharing Common Boolean Logic (CBL) term. While analyzing the truth table of single bit full adder, results show that the output of summation signal as carry-in signal is logic “0” is inverse signal of itself as carry-in signal is logic “1”. It is illustrated by red circles in Table I. To share the Common Boolean Logic term, we only need to implement a XOR gate and one INV gate to generate the summation pair. And to generate the carry pair, we need to implement one OR gate and one AND gate. In this way, the summation and carry circuits can be kept parallel.

### Table I

<table>
<thead>
<tr>
<th>Truth Table of Single Bit Full Adder, where The Upper Half Part is The Case of CIN=0 AND The Lower Half Part Is the Case of CIN=1</th>
</tr>
</thead>
<tbody>
<tr>
<td>(A)</td>
</tr>
<tr>
<td>---</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>1</td>
</tr>
</tbody>
</table>

This method replaces the Binary to Excess-1 converter add one circuit by common Boolean logic. As compared with modified SQRT CSLA, the proposed structure is little bit faster. Internal structure of proposed CSLA is shown in...
Fig.6. Internal structure of the proposed area-efficient carry select adder is constructed by sharing the common Boolean logic term in the proposed SQRT CSLA; the transistor count is trade-off with the speed in order to achieve lower power.

III. MULTIPLICATION ALGORITHM

There are three representations we consider: Signed Magnitude: Simply multiply the magnitudes as unsigned integers (fig7). Compute the sign via XORing the signs of the numbers. One’s complement: First complement the negative operands. Multiply and determine the sign. Complement the result if negative. Two's complement: There is too much overhead in computing complements. Need an algorithm to multiply signed numbers directly. When the multiplicand is negative and the multiplier is positive we may simply use the unsigned right shift algorithm. We would have to perform signed additions and carefully sign extend partial products.

IV. VHDL SIMULATIONS

The VHDL simulation of the two multipliers is presented in this section. In this, waveforms, timing diagrams and the design summary for both the CLAA and CSLA based multipliers are shown in the figures. The VHDL code for both multipliers, using CLAA and CSLA, are generated. The VHDL model has been developed using Altera Quartus II and timing diagrams are viewed through avan waves. The multipliers use two 32-bit values.
Design and Implementation of 32-Bit Unsigned Multiplier using CLAA and CSLA

Under the worst case, the multiplier with a carry look-ahead adder uses time = 98.5 ns, while the multiplier with the carry select adder uses time = 99.5 ns.

V. CONCLUSION

Performance analysis of various adders is analyzed in terms of delay, frequency and memory from these carry select adder is better parameter values than other adders. And the regular carry select is further modified for speed and area efficiency. A design and implementation of a HDL-based 32-bit Signed and unsigned multiplier with CLAA and CSLA was presented the power analysis approximately same for both CLAA & CSLA. Thus a 06 % area delay product reduction is possible with the use of the CSLA based 32 bit signed Array multiplier than CLAA based 32 bit signed Array multiplier. CBLa logic is using and reduces the novel csla delay and area.

VI. REFERENCES